DocumentCode :
1602252
Title :
Pre-layout performance prediction for automatic macro-cell synthesis
Author :
Moraes, F. ; Reis, R. ; Torres, L. ; Robert, M. ; Auvergne, D.
Author_Institution :
Univ. Federal do Rio Grande do Sul, Porto Alegre, Brazil
Volume :
4
fYear :
1996
Firstpage :
814
Abstract :
In this paper we present an approach allowing the area and delay prediction of macro-cells to be used in automatic layout synthesis tools. These parameters are of great importance in IC design. They allow us to guide the floor planning phase of an IC by specifying the number of rows and the aspect ratio of the macro-cell or to explore the power delay trade-off by selecting the size of the transistors (before layout generation) to satisfy the user constraints. We propose here a calibration method based on specific benchmarks to determine post-layout parasitic contribution at pre-layout level. Experimental results are given when we compare predicted and simulated post-layout performances of various circuits for different sizing alternatives
Keywords :
calibration; circuit layout CAD; delays; integrated circuit layout; IC design; area prediction; aspect ratio; automatic layout synthesis tools; automatic macro-cell synthesis; calibration method; delay prediction; floorplanning phase; post-layout parasitic contribution; power delay tradeoff; pre-layout performance prediction; transistor size selection; Calibration; Circuit simulation; Circuit synthesis; Delay; Digital circuits; Integrated circuit layout; Power generation; Predictive models; Routing; Software libraries;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.542149
Filename :
542149
Link To Document :
بازگشت