DocumentCode :
1602543
Title :
Cost-effective non-scan design for testability for actual testability improvement
Author :
Xiang, Dong ; Xu, Yi
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
154
Lastpage :
159
Abstract :
A low-cost non-scan design for testability method is proposed, which is economical in pin, delay and area overheads. Unlike almost all of the previous non-scan design for testability methods which do not handle pin overhead well, our method allows a limited number of extra pins (3 or 5). A couple of effective techniques are presented to connect an extra input of a control test point to a primary input in order to avoid conflicts generated by the newly generated reconvergent fanouts. Techniques for extra control test points to share the same primary input are also presented. Sufficient experimental results are presented to demonstrate the effectiveness of the method
Keywords :
VLSI; design for testability; flip-flops; logic circuits; area overheads; cost-effective nonscan design for testability; delay overheads; pin overheads; reconvergent fanouts; testability improvement; Circuit faults; Circuit testing; Controllability; Delay; Design for testability; Flip-flops; Joining processes; Microelectronics; Pins; Sequential analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2001. ICCD 2001. Proceedings. 2001 International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-1200-3
Type :
conf
DOI :
10.1109/ICCD.2001.955018
Filename :
955018
Link To Document :
بازگشت