Title :
Optimal manufacturable CNN array size for time multiplexing schemes
Author :
Han, Gunhee ; De Gyvez, Jose Pineda ; Sánchez-Sinencio, Edgar
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Abstract :
This paper presents a feasibility analysis to predict the optimal size of VLSI CNN implementations. A 3×3 CNN IC test prototype was designed and fabricated for this purpose. The study considers both the manufacturability and computing performance power of hypothetical large CNN arrays. The manufacturability analysis has been geared towards IC yield prediction using our actual IC layout along with some realistic parameters representing the “cleanliness” of the manufacturing line. Additionally, from experimental results we have found that offset effects are dominant and if they are not properly canceled they can produce incorrect processing results. As a one-on-one mapping between image pixels and CNN cells is practically impossible, the computing performance analysis concentrates on the optimal array size needed to efficiently implement a multiplexing scheme versus the hypothetical fully parallel CNN architecture. Our results indicate that a 50×50 array is feasible for a time multiplexing scheme. This array will consume around 4 W. The predicted yield of such array is about 70%. The implementation cost is around 30% of a 100×100 array, or alternatively only 2% of a 200×200 array, and only 0.04% slower than a hypothetical fully parallel processing architecture
Keywords :
CMOS integrated circuits; cellular neural nets; integrated circuit layout; integrated circuit yield; multiplexing; neural chips; 3×3 CNN IC test prototype; 50×50 array; feasibility analysis; hypothetical fully parallel CNN architecture; manufacturability analysis; offset effects; one-on-one mapping; optimal manufacturable CNN array size; time multiplexing schemes; Cellular neural networks; Computer aided manufacturing; Computer architecture; Concurrent computing; Integrated circuit layout; Integrated circuit testing; Performance analysis; Pixel; Prototypes; Very large scale integration;
Conference_Titel :
Cellular Neural Networks and their Applications, 1996. CNNA-96. Proceedings., 1996 Fourth IEEE International Workshop on
Conference_Location :
Seville
Print_ISBN :
0-7803-3261-X
DOI :
10.1109/CNNA.1996.566605