Title :
Low-Power Logarithmic Number System Addition/Subtraction and Their Impact on Digital Filters
Author :
Kouretas, I. ; Basetas, Charis ; Paliouras, Vassilis
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Patras, Patras, Greece
Abstract :
This paper presents techniques for low-power addition/subtraction in the logarithmic number system (LNS) and quantifies their impact on digital filter VLSI implementation. The impact of partitioning the look-up tables required for LNS addition/subtraction on complexity, performance, and power dissipation of the corresponding circuits is quantified. Two design parameters are exploited to minimize complexity, namely the LNS base and the organization of the LNS word. A roundoff noise model is used to demonstrate the impact of base and word length on the signal-to-noise ratio of the output of finite impulse response (FIR) filters. In addition, techniques for the low-power implementation of an LNS multiply accumulate (MAC) units are investigated. Furthermore, it is shown that the proposed techniques can be extended to cotransformation-based circuits that employ interpolators. The results are demonstrated by evaluating the power dissipation, complexity and performance of several FIR filter configurations comprising one, two or four MAC units. Simulations of placed and routed VLSI LNS-based digital filters using a 90-nm 1.0 V CMOS standard-cell library reveal that significant power dissipation savings are possible by using optimized LNS circuits at no performance penalty, when compared to linear fixed-point two´s-complement equivalents.
Keywords :
CMOS integrated circuits; FIR filters; VLSI; adders; circuit noise; circuit optimisation; computational complexity; logic partitioning; low-power electronics; roundoff errors; table lookup; CMOS standard cell library; FIR filter; LNS base; LNS circuit optimisation; LNS word; MAC unit; VLSI implementation; cotransformation based circuit; digital filters; finite impulse response filter; logarithmic number system; look-up table partitioning; low power addition technique; low power subtraction technique; multiply accumulate unit; power dissipation; roundoff noise model; signal to noise ratio; size 90 nm; voltage 1.0 V; word length; Adders; Complexity theory; Finite impulse response filter; Organizations; Power dissipation; Table lookup; FIR; Logarithmic number system; computer arithmetic; digital filter;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.2012.111