DocumentCode
1603812
Title
Performance driven global routing through gradual refinement
Author
Hu, Jiang ; Sapatnekar, Sachin S.
fYear
2001
fDate
6/23/1905 12:00:00 AM
Firstpage
481
Lastpage
483
Abstract
We propose a method for VLSI interconnect global routing that can optimize routing congestion, delay and number of bends, which are often competing objectives. Routing flexibilities under timing constraints are obtained and exploited to reduce congestion subject to timing constraints. The wire routes are determined through gradual refinement according to probabilistic estimation on congestions so that the congestion is minimized while the number of bends on wires are limited. The experiments on both random generated circuits and benchmark circuits confirm the effectiveness of this method
Keywords
VLSI; circuit layout CAD; delays; performance evaluation; timing; VLSI interconnect global routing; benchmark circuits; delay; gradual refinement; performance driven global routing; probabilistic estimation; random generated circuits; routing congestion; timing constraints; wire routes; Added delay; Decision making; Integrated circuit interconnections; Microelectronics; Routing; Steiner trees; Timing; Very large scale integration; Wire; Wiring;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Design, 2001. ICCD 2001. Proceedings. 2001 International Conference on
Conference_Location
Austin, TX
ISSN
1063-6404
Print_ISBN
0-7695-1200-3
Type
conf
DOI
10.1109/ICCD.2001.955070
Filename
955070
Link To Document