DocumentCode :
1603824
Title :
Simplified recursive structure for turbo decoder with Log-MAP algorithm
Author :
Bai, Chunlong ; Jiang, Jun ; Zhang, Ping
Author_Institution :
Wireless Tech Innovation Lab., Beijing Univ. of Posts & Telecommun., China
Volume :
2
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
1012
Abstract :
For the efficient implementation of a turbo decoder with Log-MAP (logarithm-maximum a posteriori) algorithm, we propose in this paper a solution with three highlights: the general core for forward and backward recursions, the simple branch metric calculation and a simplified rescaling of the path metrics. An FPGA (field programmable gate array) implementation with the proposed solution reduces area consumption to half and shows favorable performance.
Keywords :
field programmable gate arrays; iterative decoding; turbo codes; 3GPP turbo code; FPGA implementation; Log-MAP algorithm; backward recursion; branch metric calculation; field programmable gate array; forward recursion; logarithm-maximum a posteriori algorithm; path metrics rescaling; turbo decoder; 3G mobile communication; Arithmetic; Bit error rate; Field programmable gate arrays; Hardware; Iterative algorithms; Iterative decoding; Satellite communication; Telecommunications; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Vehicular Technology Conference, 2002. VTC Spring 2002. IEEE 55th
Print_ISBN :
0-7803-7484-3
Type :
conf
DOI :
10.1109/VTC.2002.1002641
Filename :
1002641
Link To Document :
بازگشت