Title :
Combined IEEE compliant and truncated floating point multipliers for reduced power dissipation
Author :
Wires, Kent E. ; Schulte, Michael J. ; Stine, James E.
Author_Institution :
Agere Syst., Allentown, PA, USA
fDate :
6/23/1905 12:00:00 AM
Abstract :
Truncated multiplication can be used to significantly reduce power dissipation for applications that do not require correctly rounded results. This paper presents a power efficient method for designing floating point multipliers that can perform either correctly rounded IEEE compliant multiplication or truncated multiplication, based on an input control signal. Compared to conventional IEEE floating point multipliers, these multipliers require only a small amount of additional area and delay, yet provide a significant reduction in power dissipation for applications that do not require IEEE compliant results
Keywords :
floating point arithmetic; logic circuits; IEEE compliant multiplication; delay; floating point multipliers; power dissipation; rounding logic; truncated multiplication; Delay; Digital signal processing; Digital signal processors; Dynamic range; Power dissipation; Signal design; Testing; Throughput; Wires;
Conference_Titel :
Computer Design, 2001. ICCD 2001. Proceedings. 2001 International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-7695-1200-3
DOI :
10.1109/ICCD.2001.955074