DocumentCode :
1603916
Title :
Array partitioning to achieve defect tolerance
Author :
Distante, F. ; Sami, M.G. ; Stefanelli, R.
Author_Institution :
Dipt. di Elettronica e Inf., Politecnico di Milano, Italy
fYear :
1997
Firstpage :
487
Lastpage :
491
Abstract :
Tolerance to faults in processing arrays can be achieved-even for run time faults-by means of reconfiguration techniques that exploit architectural regularity to achieve high probability of survival with reduced redundancy and satisfying constraints on path length and interconnection channel width. These two last factors in fact limit reconfiguration efficiency, by imposing constraints on number and organization of spare elements. A partitioning approach is presented that allows us to overcome such limitations leading to high probability of survival even in the presence of "critical" fault patterns.
Keywords :
VLSI; fault tolerant computing; reconfigurable architectures; reliability; architectural regularity; array partitioning; critical fault patterns; defect tolerance; fault tolerance; interconnection channel width; partitioning approach; path length; processing arrays; reconfiguration efficiency; reconfiguration techniques; redundancy; run time faults; survival; Fault tolerance; Field programmable gate arrays; Logic arrays; Multiprocessor interconnection networks; Partitioning algorithms; Redundancy; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
EUROMICRO 97. New Frontiers of Information Technology., Proceedings of the 23rd EUROMICRO Conference
Conference_Location :
Budapest, Hungary
ISSN :
1089-6503
Print_ISBN :
0-8186-8129-2
Type :
conf
DOI :
10.1109/EURMIC.1997.617362
Filename :
617362
Link To Document :
بازگشت