DocumentCode :
1603939
Title :
An algorithm for dynamically reconfigurable FPGA placement
Author :
Wu, Guang-Ming ; Lin, Jai-Ming ; Chang, Yao- Wen
Author_Institution :
Dept. of Inf. Manage., Nan-Hua Univ., Chiayi, Taiwan
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
501
Lastpage :
504
Abstract :
In this paper, we introduce a new placement problem motivated by the Dynamically Reconfigurable FPGA (DRFPGA) architectures. Unlike traditional placement, the problem for DRFPGAs must consider the precedence constraints among logic components. For the placement, we develop an effective metric that can consider wirelength, register requirement, and power consumption simultaneously. With the considerations of the new metric and the precedence constraints, we then present a three-stage scheme of partitioning, initial placement generation, and placement refinement to solve the new placement problem. Experimental results show that our placement scheme with the new metric achieves respective improvements of 17.2%, 27.0%, and 35.9% in wirelength, the number of registers, and power consumption requirements, compared with the list scheduling method
Keywords :
circuit layout CAD; field programmable gate arrays; logic CAD; logic partitioning; reconfigurable architectures; Dynamically Reconfigurable FPGA; initial placement; logic components; partitioning; placement; placement problem; placement refinement; Computer architecture; Energy consumption; Field programmable gate arrays; Heuristic algorithms; Information management; Information science; Logic devices; Programmable logic arrays; Random access memory; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2001. ICCD 2001. Proceedings. 2001 International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-1200-3
Type :
conf
DOI :
10.1109/ICCD.2001.955075
Filename :
955075
Link To Document :
بازگشت