Title :
Efficient computation of combinational circuits reliability based on probabilistic transfer matrix
Author :
Naviner, L. ; Liu, Kun ; Hao Cai ; Naviner, Jean-Francois
Author_Institution :
Inst. Mines-TELECOM, TELECOM-ParisTech, Paris, France
Abstract :
The rapid dimension scaling of CMOS has introduced many new challenges. One of them is to design reliable circuits with unreliable devices. Probabilistic transfer matrix (PTM) has proven to be an accurate method to evaluate the reliability of a combinational circuit. However, it requires a lot of time consumption and memory usage, which makes it unsuitable for large circuits. In this paper, we propose optimizations on PTM calculation that allow to obtain accurate reliability while reducing computational and memory needs. Some benchmark circuits have been tested to verify the efficiency of the proposed method by comparing its time consumption and memory usage with the traditional PTM implementation.
Keywords :
CMOS logic circuits; circuit optimisation; combinational circuits; integrated circuit reliability; matrix algebra; probability; CMOS rapid dimension scaling; PTM calculation; benchmark circuits; combinational circuit reliability; memory usage; probabilistic transfer matrix; time consumption; Complexity theory; Computational efficiency; Integrated circuit reliability; Logic gates; Memory management; Probabilistic logic;
Conference_Titel :
IC Design & Technology (ICICDT), 2014 IEEE International Conference on
Conference_Location :
Austin, TX
DOI :
10.1109/ICICDT.2014.6838588