DocumentCode :
160443
Title :
A high-level design rule library addressing CMOS and heterogeneous technologies
Author :
Cibrario, G. ; Gary, Marjorie ; Gays, Fabien ; Azizi-Mourier, Karim ; Billoint, O. ; Turkyilmaz, O. ; Rozeau, O.
Author_Institution :
CEA, Leti, Grenoble, France
fYear :
2014
fDate :
28-30 May 2014
Firstpage :
1
Lastpage :
4
Abstract :
Physical verification of an integrated circuit is a crucial step before manufacturing. In order to ensure the correctness of a design regarding the whole process flow, Design Rule Checking (DRC) is mandatory. As transistor size is reduced, the number of design rules to check increases exponentially. The increasing number of metal layers and heterogeneous integration possibilities are generating rules duplication, thus leading to a significant risk of mistakes, therefore being a relevant parameter to consider. This paper presents a new approach to write design rules using a high-level description language, offering noticeable modularity and reusability, available through a generic Design Rule Library (DRL) concept. This methodology fastens and simplifies DRC rules file writing by allowing substantial reduction of the number of lines to be hand written.
Keywords :
CMOS integrated circuits; integrated circuit design; CMOS technology; DRC; DRL concept; design rule checking; heterogeneous technology; high-level description language; high-level design rule library; integrated circuit; metal layers; physical verification; process flow; transistor size; CMOS integrated circuits; Complexity theory; Libraries; Photonics; Reliability; Shape; Three-dimensional displays; CMOS; Design Rule Checking; Design Rule Library; Design Rule Manual; SVRF; TCL/TVF; configurable; heterogeneous; physical verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design & Technology (ICICDT), 2014 IEEE International Conference on
Conference_Location :
Austin, TX
Type :
conf
DOI :
10.1109/ICICDT.2014.6838599
Filename :
6838599
Link To Document :
بازگشت