Title :
Robust low-power reconfigurable computing with a variation-aware preferential design approach
Author :
Paul, Sudipta ; Mukhopadhyay, Saibal ; Bhunia, Swarup
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
Reconfigurable hardware platforms, such as Field Programmable Gate Arrays (FPGA), are being increasingly used in diverse embedded applications. These platforms often use high-density memory array, which suffer from variation-induced parametric failures. Such failures lead to incorrect operation and hence, loss in output quality for many signal processing applications. In this paper, we propose a preferential design approach at both application mapping and circuit level, which can significantly improve output quality as well as energy efficiency for signal processing applications under large parameter variations. The proposed mapping process considers the reliability map of a memory array and maps the important operations with respect to output quality to more reliable memory blocks under performance constraint. At circuit level, we exploit the read-dominant memory access pattern in reconfigurable platforms to skew the memory cells for better read stability leading to improved quality. Such an architecture/circuit co-design approach can also tolerate increased failure rate at low operating voltage, thus facilitating low-power operation.
Keywords :
SRAM chips; integrated circuit design; integrated circuit reliability; low-power electronics; signal processing; 6T SRAM cell; FPGA; application mapping process; architecture-circuit co-design approach; circuit level; energy efficiency; failure rate; field programmable gate arrays; high-density memory array; low-power operation; memory cells; preferential design approach; read stability; read-dominant memory access pattern; reconfigurable hardware platforms; reliability map; reliable memory blocks; robust low-power reconfigurable computing; signal processing; variation-aware preferential design approach; variation-induced parametric failures; Delays; Discrete cosine transforms; Field programmable gate arrays; Integrated circuit reliability; Quality of service; Stability analysis; FPGA; MBC; Reconfigurable computing; low power; preferential design; reliability; spatiotemporal mapping;
Conference_Titel :
IC Design & Technology (ICICDT), 2014 IEEE International Conference on
Conference_Location :
Austin, TX
DOI :
10.1109/ICICDT.2014.6838621