Title :
A constraint length and throughput reconfigurable architecture for Viterbi decoders
Author :
Obeid, Abdulfattah Mohammad ; Ortiz, Alberto Garcia ; Glesner, Manfred
Author_Institution :
Inst. of Microelectronic Syst., Darmstadt Univ. of Technol., Germany
Abstract :
The use of dynamically reconfigurable architectures is particularly profitable when utilized in multi-standard systems. In this work, we propose a constraint length and throughput reconfigurable architecture for Viterbi decoders. Based on the Radix-2 single delay feedback architecture, we introduce an extension that can realize both the ACS and the trellis window unit of Viterbi decoders. The presented approach facilitates not only constraint length and throughput reconfigurability, but moreover, tradeoff between power consumption and decode quality. The proposed architecture can be easily reconfigured by adding or removing standard building blocks. Moreover, the techniques introduced here can be easily employed in any DSP application with a butterfly-like data flowgraph and therefore, can benefit the design of DSP coarse grain reconfigurable systems.
Keywords :
Viterbi decoding; delays; digital signal processing chips; feedback; reconfigurable architectures; trellis codes; DSP coarse grain reconfigurable systems; Radix-2 single delay feedback architecture; Viterbi decoders; constraint length architecture; data flowgraph; multistandard systems; power consumption; throughput reconfigurable architecture; trellis window unit; Computer architecture; Delay; Digital signal processing; Feedback; Maximum likelihood decoding; Microelectronics; Reconfigurable architectures; Throughput; Viterbi algorithm; Windows;
Conference_Titel :
Industrial Technology, 2004. IEEE ICIT '04. 2004 IEEE International Conference on
Print_ISBN :
0-7803-8662-0
DOI :
10.1109/ICIT.2004.1490747