Title :
A multithreaded architecture approach to parallel DSPs for high performance image processing applications
Author :
Wittenburg, Jens Peter ; Pirsch, Peter ; Meyer, Gerald
Author_Institution :
Hannover Univ., Germany
fDate :
6/21/1905 12:00:00 AM
Abstract :
Starting from an evaluation of recent and future image processing algorithm´s properties, this paper proposes a new class of parallel DSP architectures adapting the concept of simultaneous multithreading (SMT) to signal processing applications. This concept allows to enable parallelization resources on thread level, which are unused by most recent media-professors and video-DSPs. A customizable simulator to explore the architecture´s parameters dependent on algorithmic properties and implementation constraints is presented. Coarse estimations for the realization costs in terms of silicon area are derived. First simulated performance figures for selected image processing algorithms show that SMT architectures are suitable to increase the processor´s overall utilization and can achieve a speed-up beyond the limits of VLIW and superscalar architectures
Keywords :
digital signal processing chips; image processing; multi-threading; parallel architectures; VLIW; coarse estimations; customizable simulator; high performance image processing; multithreaded architecture; parallel DSP architectures; parallel DSPs; parallelization resources; signal processing; silicon area; simultaneous multithreading; superscalar architectures; Costs; Digital signal processing; Image processing; Multithreading; Signal processing algorithms; Silicon; Surface-mount technology; VLIW; Video signal processing; Yarn;
Conference_Titel :
Signal Processing Systems, 1999. SiPS 99. 1999 IEEE Workshop on
Conference_Location :
Taipei
Print_ISBN :
0-7803-5650-0
DOI :
10.1109/SIPS.1999.822329