DocumentCode :
1606040
Title :
Memory design and exploration for low power, embedded systems
Author :
Shiue, Wen-Tsong ; Chakrabarti, Chaitali
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
281
Lastpage :
290
Abstract :
In this paper, we describe a procedure for memory design and exploration for low power embedded systems. Our procedure tries to reduce the power consumption due to memory traffic by (i) applying memory optimizing transformations such as loop transformations, (ii) storing frequently accessed variables in a register file and an on-chip cache, and (iii) reducing the conflict misses by appropriate choice of cache size and data placement in off chip memory. We then choose a cache configuration (cache size, line size) that satisfies the system requirements of area, number of cycles and energy. We include energy in the performance metrics, since for different cache configurations, the variation in energy is quite different from the variation in the number of cycles. Our memory exploration procedure considers only a selected set of candidate points, thereby reducing the search time significantly
Keywords :
embedded systems; memory architecture; performance evaluation; embedded systems; loop transformations; memory design and exploration; memory optimizing transformations; memory traffic; on-chip cache; performance metrics; power consumption; register file; system requirements; Application specific integrated circuits; Communication system control; Costs; Embedded system; Energy consumption; Measurement; Multidimensional systems; Registers; Streaming media; Video sequences;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 1999. SiPS 99. 1999 IEEE Workshop on
Conference_Location :
Taipei
ISSN :
1520-6130
Print_ISBN :
0-7803-5650-0
Type :
conf
DOI :
10.1109/SIPS.1999.822333
Filename :
822333
Link To Document :
بازگشت