DocumentCode :
1606278
Title :
An implementation of MPEG-2 transport stream multiplexer
Author :
Kim, Si J. ; Koh, Jong-Seog
Author_Institution :
Korea Telecom, Seoul, South Korea
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
379
Lastpage :
389
Abstract :
In this paper we presents an ASIC implementation of MPEG-2 system transport stream (TS) multiplexer in compliance with ISO/IEC 13818-1. With built-in Peripheral Component Interconnect (PCI) I/O interface, the MPEG-2 system multiplexer chip can multiplex two programs: each program consists of a video, an audio and an additional host data as well as host selected Program Specific Information (PSI). Also host can control video and audio encoders which are developed through the PCI I/O interface. Our chipset supports compressed MP@ML video bit stream up to 15 Mbps and MPEG-2 audio bit stream up to 1.2 Mbps. It is applicable to HDTV multiplexer. It has been described by VHDL. Its gate-level optimization and simulation has been performed using COMPASS CAD tool. Our implementation result shows about 81000 equivalent gate counts with 50000 bits of memory. Some specific features of our chipset will be presented in the paper
Keywords :
digital signal processing chips; multiplexing equipment; ASIC implementation; MPEG-2; PCI I/O interface; gate-level optimization; system multiplexer chip; transport stream multiplexer; Application specific integrated circuits; Control systems; Decoding; ISO standards; Laboratories; Multimedia communication; Multimedia systems; Multiplexing; Streaming media; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 1999. SiPS 99. 1999 IEEE Workshop on
Conference_Location :
Taipei
ISSN :
1520-6130
Print_ISBN :
0-7803-5650-0
Type :
conf
DOI :
10.1109/SIPS.1999.822343
Filename :
822343
Link To Document :
بازگشت