DocumentCode :
1606629
Title :
A new network processor architecture for high-speed communications
Author :
Nie, Xiaoning ; Gazsi, Lajos ; Engel, Frank ; Fettweis, Gerhard
Author_Institution :
Infineon Technol., Munchen, Germany
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
548
Lastpage :
557
Abstract :
Many applications require high-speed communications. To provide protocol processing with efficient hardware and software the use of a flexible and efficient platform becomes very important for high-speed communications networks. In this paper we first describe a top-level view of the implementations platform for handling communication protocols. From the top-level view we derived the requirements on a network processor (NP) which will be particularly useful for high-speed communications devices. To this end an efficient NP architecture is designed and implemented to meet the requirements. The key features of such a NP are bit field instructions, port-based instructions and the zero-latency task switch among others
Keywords :
computer networks; protocols; reduced instruction set computing; bit field instructions; communication protocols; efficient hardware; efficient software; high-speed communications; high-speed communications device; network processor architecture; port-based instructions; zero-latency task switch; Application software; Bandwidth; Cable TV; Communication switching; Communications technology; Hardware; High-speed networks; Mobile communication; Protocols; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 1999. SiPS 99. 1999 IEEE Workshop on
Conference_Location :
Taipei
ISSN :
1520-6130
Print_ISBN :
0-7803-5650-0
Type :
conf
DOI :
10.1109/SIPS.1999.822361
Filename :
822361
Link To Document :
بازگشت