Title :
An implementation of a clock-tree distribution scheme for high-performance ASICs
Author :
Erdal, Apo ; Yue, Ming ; Hiramoto, Lloyd ; Stahler, John
Author_Institution :
LSI Logic, Milpitas, CA, USA
Abstract :
An implementation of a multilevel balanced clock-tree distribution scheme that improves the performance of ASICs considerably is described. Layout process and the CAD tools are briefly described, and the results are tabulated for differing complexities of real customer designs. The focus of this clock-tree distribution scheme is on minimizing the clock skew, on reducing the total clock delay from the clock driver to a clock pin, on improving rise/fall times, and on minimizing the silicon area consumed by the clock circuitry
Keywords :
application specific integrated circuits; circuit layout CAD; clocks; digital integrated circuits; logic CAD; trees (mathematics); CAD tools; clock driver; clock pin; clock skew; clock-tree distribution scheme; fall times; high-performance ASICs; multilevel balanced clock-tree distribution; real customer designs; rise times; silicon area; total clock delay; Application specific integrated circuits; Capacitance; Clocks; Delay; Driver circuits; Large scale integration; Pins; Silicon; Wire; Wiring;
Conference_Titel :
ASIC Conference and Exhibit, 1992., Proceedings of Fifth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-0768-2
DOI :
10.1109/ASIC.1992.270314