Title :
A Low-power Oriented Dynamic Hybrid Cache Partitioning for Chip Multi-processor
Author :
Juan, Fang ; Wenjuan, Du
Author_Institution :
Coll. of Comput. Sci., Beijing Univ. of Technol., Beijing, China
Abstract :
As the number of cores on CMP increases, the size of an on-chip cache increases and it consumes more and more power of the whole system. So low-power oriented design has become an inevitable trend. However currently most of the partitioning strategies are aimed at throughput or fairness, ignore the power consumption. In order to reduce system power consumption, a new low-power-oriented hybrid partitioning (LPHP) strategy for shared cache is proposed in this paper. Due to the program locality principle, it uses both private and shared resource-allocation methods to implement the partitioning strategy by combining the two threads whose access appears large difference into one partitioning unit at run-time. Then when running the same application, some of the cache columns can be closed within the performance degradation threshold (PDT).
Keywords :
cache storage; microprocessor chips; multiprocessing systems; power aware computing; resource allocation; CMP; LPHP strategy; PDT; chip multiprocessor; low-power oriented design; low-power oriented dynamic hybrid cache partitioning strategy; on-chip cache; performance degradation threshold; power consumption reduction; private resource-allocation methods; program locality principle; shared cache; shared resource-allocation methods; Degradation; Educational institutions; Instruction sets; Partitioning algorithms; Power demand; Quality of service; Vectors; Chip multi-processor; Dynamic partition; Low power; Shared cache;
Conference_Titel :
Industrial Control and Electronics Engineering (ICICEE), 2012 International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-1450-3
DOI :
10.1109/ICICEE.2012.104