Title :
Impact of boron penetration from S/D-extension on gate-oxide reliability for 65-nm node CMOS and beyond
Author :
Yamashita, T. ; Ota, K. ; Shiga, K. ; Hayashi, T. ; Umeda, H. ; Oda, H. ; Eimori, T. ; Inuishi, M. ; Ohji, Y. ; Eriguchi, K. ; Nakanishi, K. ; Nakaoka, H. ; Yamad, T. ; Nakamura, M. ; Miyanaga, I. ; Kajiya, A. ; Kubota, M. ; Ogura, M.
Author_Institution :
Wafer Process Eng. Dev. Div., Renesas Technol. Corp., Hyogo, Japan
Abstract :
Nitridation technique of the gate-oxide top surface has been much studied to suppress the boron penetration from the doped gate poly-silicon and proved to be efficient against NBTI degradation. However there is another path for boron to penetrate to gate-oxide from the substrate, where this technique is helpless. We found that boron penetration from the S/D-extension becomes crucial issue on gate leakage and gate-oxide integrity especially for deep sub-micron pMOS, where stress from the sidewall and interlayer dielectrics accelerates to deteriorate those gate-oxide characteristics. We demonstrate that nitridation after gate etching is very efficient to control this new degradation mode. We also propose the totally-optimized transistor structure for nMOS and pMOS, which shows sufficient electrical property and reliability for low operational power (LOP) and low standby power (LSTP) of 65-nm node and beyond.
Keywords :
CMOS integrated circuits; boron; integrated circuit reliability; 65 nm; 65-nm node CMOS; B penetration; S/D-extension; gate leakage; gate-oxide reliability; gate-oxide top surface; low operational power; low standby power; Acceleration; Boron; Degradation; Dielectric substrates; Etching; Gate leakage; MOS devices; Niobium compounds; Stress; Titanium compounds;
Conference_Titel :
VLSI Technology, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8289-7
DOI :
10.1109/VLSIT.2004.1345438