DocumentCode :
1612225
Title :
A novel high-speed parallel sorting algorithm based on FPGA
Author :
Alquaied, Faisal A. ; Almudaifer, Abdullah I. ; AlShaya, Mohammed A.
Author_Institution :
Nat. Program of Electron., Comms, & Photonics, KACST, Riyadh, Saudi Arabia
fYear :
2011
Firstpage :
1
Lastpage :
4
Abstract :
Efficient data sorting is important for searching and optimization algorithms in high time demanding fields such as image, multi-media data processing and radar detection. To accelerate the data sorting algorithm applied in practical radar algorithms detection such as OS-CFAR, a novel high-speed parallel sorting scheme based on field programmable gate array (FPGA) is proposed in this paper. It also provides a technique that will make the clock rate constant regardless of the length of the list that will be sorted. The paper presents new results in: 1) parallel sorting algorithms; 2) FPGA-based parallel architectures; and 3) the technique of sorting the most recently entered data items to the memory while discarding the oldest items is presented. Results obtained show a reduction in the clock rate. FPGA implementation results are presented and discussed.
Keywords :
field programmable gate arrays; optimisation; parallel processing; FPGA; OS-CFAR; data sorting algorithm; field programmable gate array; high-speed parallel sorting algorithm; multimedia data processing; optimization algorithms; radar algorithms detection; radar detection; Algorithm design and analysis; Clocks; Field programmable gate arrays; Indexes; Registers; Signal processing algorithms; Sorting; FPGA; data sorting algorithm; hardware implementation; parallel sorting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Communications and Photonics Conference (SIECPC), 2011 Saudi International
Conference_Location :
Riyadh
Print_ISBN :
978-1-4577-0068-2
Electronic_ISBN :
978-1-4577-0067-5
Type :
conf
DOI :
10.1109/SIECPC.2011.5877001
Filename :
5877001
Link To Document :
بازگشت