Title :
Partially parallel scan chain for test length reduction by using retiming technique
Author :
Higami, Yoshinobu ; Kajihara, Seiji ; Kinoshita, Kozo
Author_Institution :
Dept. of Appl. Phys., Osaka Univ., Japan
Abstract :
This paper presents a design-for-testability technique aimed at test length reduction for scan designed circuits. A new concept, called partially parallel scan chain, is introduced. In the partially parallel scan chain, some flip-flops are arranged in parallel so that the number of scan shift clocks is reduced. Retiming techniques are used to select the flip-flops arranged in parallel. The flip-flops are repositioned only during test vector generation, but not actually. Then the test vectors generated for the retimed circuit are applied to the original circuit. In this paper, the difference in detectability of faults between the retimed circuit and the original circuit is also discussed. Finally experimental results are shown
Keywords :
automatic testing; boundary scan testing; design for testability; fault diagnosis; flip-flops; logic CAD; logic testing; sequential circuits; timing; ATPG; design-for-testability technique; fault detectability; flip-flops; logic testing; partially parallel scan chain; retiming technique; scan designed circuits; scan shift clocks; sequential circuit; stuck-at faults; test length reduction; test vector generation; Circuit faults; Circuit testing; Clocks; Costs; Electrical fault detection; Electronic equipment testing; Fault detection; Flip-flops; Physics; Sequential circuits;
Conference_Titel :
Test Symposium, 1996., Proceedings of the Fifth Asian
Conference_Location :
Hsinchu
Print_ISBN :
0-8186-7478-4
DOI :
10.1109/ATS.1996.555143