Title :
An FPGA implementation of complex valued independent component analysis for real-time interference canceler
Author :
Shiomi, Hidehisa ; Fujio, Shunsuke ; Okamura, Yasuyuki
Author_Institution :
Grad. Sch. of Eng. Sci., Osaka Univ., Toyonaka, Japan
Abstract :
This paper describes the demonstration of ICA (Independent Component Analysis) processor for radio applications. ICA determines the weighting vector of the array antenna to eliminate undesired arriving signals without any teaching signals. We believe that the ICA is useful to DOA estimation of the pilot signal from the Earth. In order to reduce dissipation power and to achieve higher processing speed, the ICA processor using FPGA or ASIC is strongly required. At first, fundamental theory of the ICA is described. Next, a fabricated processor and experimental system will be shown. The 4 element monopole array was used. The carrier frequency was 2.45GHz and the symbol-rate of pilot signals were 10kSym-bol/s. The receiver was received the single pilot signal with 3 undesired interferences. The fabricated processor estimate the separation weight every 262μs. Finally, the experimental results will demonstrate. Compared with typical procedure using measured channel matrix, ICA was recovered the SNR of 4 dB grater than typical method.
Keywords :
direction-of-arrival estimation; independent component analysis; monopole antenna arrays; DOA estimation; FPGA implementation; array antenna; complex valued independent component analysis; monopole array; real-time interference canceler; Antenna arrays; Arrays; Constellation diagram; Field programmable gate arrays; Independent component analysis; Interference; Signal to noise ratio;
Conference_Titel :
Microwave Workshop Series on Innovative Wireless Power Transmission: Technologies, Systems, and Applications (IMWS), 2011 IEEE MTT-S International
Conference_Location :
Uji, Kyoto
Print_ISBN :
978-1-61284-214-1
DOI :
10.1109/IMWS.2011.5877113