DocumentCode :
161623
Title :
Design for reliability for low power digital circuits
Author :
Kalpat, S.
Author_Institution :
Qualcomm, San Diego, CA, USA
fYear :
2014
fDate :
28-30 April 2014
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. Lower power digital circuits in cellular phones, laptop or tablet computers have critical power consumption limitations. Power consumption at process corners can vary as much as 50%. In order to optimize high-speed logic circuit designs for low power needs, we need to accurately predict device to product aging across process, temperature and voltage corners. In this talk, we focus on the impact of BTI aging at corners, the Fmax guardband and its trade-off with power and performance.
Keywords :
ageing; circuit optimisation; circuit reliability; logic circuits; logic design; low-power electronics; power consumption; BTI aging; Fmax guardband; cellular phones; high-speed logic circuit designs; laptop; low power digital circuit reliability design; power consumption; product aging; tablet computers; voltage corners; Portable computers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems and Application (VLSI-TSA), Proceedings of Technical Program - 2014 International Symposium on
Conference_Location :
Hsinchu
Type :
conf
DOI :
10.1109/VLSI-TSA.2014.6839638
Filename :
6839638
Link To Document :
بازگشت