Title :
A novel channel-width estimation technique for VLSI routing
Author :
Sagar, V.K. ; Massara, R.E.
Author_Institution :
Dept. of Electron. Syst. Eng., Essex Univ., Colchester, UK
Abstract :
A novel channel-width estimation technique is described which is useful in VLSI routing. VLSI routing is carried out in two stages: global routing followed by detailed routing. Detailed routing is usually performed using a channel-order graph which determines the order in which channels can be routed. The channel width estimation technique was developed so that the channel order graph could be eliminated, to have channels which could be routed independently of each other. The main aim of doing this was to allow parallel processing of channels to speed up the routing process. However, the technique has been found to be useful in optimizing the overall layout of a VLSI chip. The authors describe the channel-width estimation technique and present results to show that using the technique does not degrade the layout produced
Keywords :
VLSI; circuit layout CAD; network routing; optimisation; CHATOBOX tool; VLSI routing; channel-width estimation technique; detailed routing; global routing; overall layout optimisation; parallel processing of channels; Chip scale packaging; Circuits; Design engineering; Parallel processing; Pins; Routing; Surface acoustic waves; Systems engineering and theory; Very large scale integration; Wiring;
Conference_Titel :
Circuits and Systems, 1992., Proceedings of the 35th Midwest Symposium on
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-0510-8
DOI :
10.1109/MWSCAS.1992.271105