DocumentCode :
1616509
Title :
Synchronization of subthreshold-CMOS chaotic oscillators
Author :
Neeley, John E. ; Overman, Charles H. ; Harris, John G.
Author_Institution :
Comput. Neuro-Eng Lab., Florida Univ., Gainesville, FL, USA
Volume :
3
fYear :
1998
Firstpage :
493
Abstract :
This paper reports on the design and chip measurements from synchronous coupled chaotic oscillators operating in subthreshold CMOS. Each uncoupled oscillator is autonomous and generates chaotic signals with three state variables. For commensurate bandwidth, the subthreshold designs utilize currents and capacitors over 200 times smaller than above threshold realizations. The reduced size makes such designs suitable for single-chip VLSI synthesis of circuit topologies that promote chaotic synchronization. Here, we present both asynchronous and synchronous chaotic data from a fabricated chip to demonstrate the viability of subthreshold CMOS for the spatially distributed design of high-order nonlinear systems
Keywords :
CMOS analogue integrated circuits; VLSI; chaos; coupled circuits; integrated circuit measurement; network topology; nonlinear network synthesis; oscillators; asynchronous chaotic data; chip measurements; circuit topologies; coupled chaotic oscillators; high-order nonlinear systems; single-chip VLSI synthesis; spatially distributed design; state variables; subthreshold-CMOS chaotic oscillators; synchronous chaotic data; Bandwidth; Capacitors; Chaos; Circuit synthesis; Coupling circuits; Oscillators; Semiconductor device measurement; Signal generators; Signal synthesis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.704057
Filename :
704057
Link To Document :
بازگشت