Title :
A 78mW 11.1Gb/s 5-tap DFE receiver with digitally calibrated current-integrating summers in 65nm CMOS
Author :
Bulzacchelli, John F. ; Dickson, Timothy O. ; Deniz, Zeynep Toprak ; Ainspan, Herschel A. ; Parker, Benjamin D. ; Beakes, Michael P. ; Rylov, Sergey V. ; Friedman, Daniel J.
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY
Abstract :
Extending data rates to meet the I/O needs of future computing and network systems is complicated by limited channel bandwidth. While a DFE can be used to compensate channel distortion, its power dissipation reduces link energy efficiency, which is vitally important in complex systems. One way of reducing DFE power consumption is to use current-integrating summers. Previously published current-integrating DFEs operating above 5 Gb/s were demonstrated on simple test chips lacking support circuitry for CDR and DFE adaptation functions. The architecture presented here includes additional data paths based on current-integrating summers to realize a fully integrated RX with CDR and continuous DFE adaptation. The design also features a digital calibration loop for setting the summer bias currents so that high performance is achieved over process variations and different data rates.
Keywords :
CMOS integrated circuits; decision feedback equalisers; radio receivers; CDR; DFE adaptation; DFE power consumption; bit rate 11.1 Gbit/s; channel distortion compensation; current-integrating summers; link energy efficiency; power 78 mW; power dissipation; Adders; Bandwidth; Clocks; Flip-flops; Frequency; Jitter; Phase detection; Phase noise; Solid state circuits; Voltage-controlled oscillators;
Conference_Titel :
Solid-State Circuits Conference - Digest of Technical Papers, 2009. ISSCC 2009. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-3458-9
DOI :
10.1109/ISSCC.2009.4977461