Title :
Applying conditional processing to design low-power array processors for motion estimation
Author :
Sousa, Leonel A.
Author_Institution :
Dept. of Electr. Eng., Inst. Superior Tecnico, Lisbon, Portugal
Abstract :
In this paper we introduce the concept of conditional processing and discuss its application to the development of low-power systolic architectures for full search-block matching (FS-BM) motion estimation. We prove that the intermediate results sequentially generated with FS-BM systolic algorithms can be used to design efficient low-power array architectures based on conditional processing. Simulation results on benchmark video sequences show that the power consumption of FS-BM processors is significantly reduced with the proposed architectures.
Keywords :
digital simulation; image sequences; motion estimation; parallel algorithms; systolic arrays; benchmark video sequences; conditional processing; full search-block matching motion estimation; low-power array processors; motion estimation; simulation results; systolic architectures; Computational complexity; Computer architecture; Distortion measurement; Electronic mail; Energy consumption; Hardware; Motion estimation; Process design; Systolic arrays; Video sequences;
Conference_Titel :
Image Processing, 1999. ICIP 99. Proceedings. 1999 International Conference on
Conference_Location :
Kobe
Print_ISBN :
0-7803-5467-2
DOI :
10.1109/ICIP.1999.823000