Title :
A new VLSI architecture of a hierarchical motion estimator for low bit-rate video coding
Author :
Jaehun Lee ; Sung Deuk Kim ; Sung Kyu Jang ; Jong Beom Ra
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
Abstract :
We propose a new hierarchical motion estimator architecture that supports the advanced prediction mode of recent low bit-rate video coders such as H.263 and MPEG-4. In the proposed VLSI architecture, a basic searching unit (BSU) is commonly utilized for all hierarchical levels to make a systematic and small sized motion estimator. Also, since the memory bank of the proposed architecture provides a scheduled data flow for calculating the 8×8 block-based sum of absolute difference (SAD), both a macroblock-based motion vector (MV) and four block-based MVs per macroblock can be simultaneously obtained for the advanced prediction mode. Even with its small size of implementation, the proposed motion estimator provides similar coding performance as that of the full search block matching algorithm (FSBMA).
Keywords :
VLSI; encoding; image matching; image sequences; motion estimation; video coding; H.263; MPEG-4; VLSI architecture; basic searching unit; block-based sum of absolute difference; coding performance; full search block matching algorithm; hierarchical motion estimator; low bit-rate video coding; macroblock-based motion vector; motion estimator; prediction mode; scheduled data flow; video coders; Bandwidth; Computational complexity; Degradation; Hardware; MPEG 4 Standard; Motion estimation; Software performance; Very large scale integration; Video coding; Video compression;
Conference_Titel :
Image Processing, 1999. ICIP 99. Proceedings. 1999 International Conference on
Conference_Location :
Kobe
Print_ISBN :
0-7803-5467-2
DOI :
10.1109/ICIP.1999.823001