DocumentCode :
1620440
Title :
Four-quadrant CMOS transconductance multiplier operating at low voltage and high-speed
Author :
Jasielski, Jacek ; Kuta, Stanislaw ; Machowski, Witold ; Kolodziejski, Wojciech
Author_Institution :
Dept. of Electron., AGH Univ. of Technol., Kraków, Poland
fYear :
2010
Firstpage :
265
Lastpage :
268
Abstract :
The paper presents an analog four-quadrant transconductance multiplier designed in CMOS technology, suitable for low voltage and operating at high-speed. The transconductance multiplier with Gilbert-like architecture uses a cascade of a combination of two linear current dividers implemented by means on the differential pairs to produce a linear dependence between the tail current and the two output currents. To adopt the circuit for low voltage, simple current mirrors have been applied to couple the first- and the second stage of the current dividers cascade. High-speed operation is possible thanks to simple architecture of building blocks using RF CMOS transistors with sufficiently large biasing currents. A complete driving circuits, suitable for low voltage and high speed operation have been also presented.
Keywords :
CMOS analogue integrated circuits; analogue multipliers; current mirrors; CMOS technology; Gilbert-like architecture; RF CMOS transistors; analog four-quadrant transconductance multiplier; biasing currents; current dividers; current mirrors; driving circuits; linear current dividers; output currents; tail current; CMOS integrated circuits; Computer architecture; Integrated circuit modeling; MOSFETs; Microprocessors; Semiconductor device modeling; Transconductance; Analog VLSI; CMOS; four quadrant multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems (MIXDES), 2010 Proceedings of the 17th International Conference
Conference_Location :
Warsaw
Print_ISBN :
978-1-4244-7011-2
Electronic_ISBN :
978-83-928756-4-2
Type :
conf
Filename :
5551635
Link To Document :
بازگشت