DocumentCode :
1623046
Title :
FPGA implementation of a 2G fibre channel link encryptor with authenticated encryption mode GCM
Author :
Henzen, L. ; Carbognani, F. ; Felber, N. ; Fichtner, W.
Author_Institution :
Integrated Syst. Lab., ETH Zurich, Zurich
fYear :
2008
Firstpage :
1
Lastpage :
4
Abstract :
The Galois/counter mode (GCM) algorithm enables fast encryption combined with per-packet message authentication. This paper presents an FPGA implementation of a complete bidirectional 2 Gbps fibre channel link encryptor hosting two area-optimized GCM cores for concurrent authenticated encryption and decryption. The proposed architecture fits into one Xilinx Virtex-4 device. Measurements in a working network link point out that per-packet authentication results in a speed decrease up to 20% of the channel capacity for a reference frame length of 256 bits. Two methods of frame encryption are investigated to reduce the required GCM overhead and to exploit different network configurations.
Keywords :
Galois fields; Linux; channel capacity; cryptography; field programmable gate arrays; message authentication; optical communication equipment; optical fibre communication; optical logic; telecommunication security; FPGA implementation; Galois-counter mode algorithm; Xilinx Virtex-4 device; bidirectional fibre channel link encryptor; channel capacity; decryption; encryption mode GCM; frame encryption; per-packet message authentication; Counting circuits; Cryptography; Field programmable gate arrays; Hardware; Laboratories; Message authentication; NIST; Optical fiber devices; Protocols; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2008. SOC 2008. International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-2541-9
Electronic_ISBN :
978-1-4244-2542-6
Type :
conf
DOI :
10.1109/ISSOC.2008.4694859
Filename :
4694859
Link To Document :
بازگشت