DocumentCode :
1623502
Title :
Spacer-drain overlap dependence of subthreshold characteristics for tunnel field-effect transistors based on vertical tunneling
Author :
Mallik, Abhidipta ; Chattopadhyay, Abhiroop
Author_Institution :
Dept. of Electron. Sci., Univ. of Calcutta, Kolkata, India
fYear :
2012
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, the impact of a spacer-drain overlap on the subthreshold characteristics is studied for a silicon n-channel tunnel field-effect transistor, in which the dominant carrier tunneling occurs in a direction that is in-line with the gate electric-field. It is demonstrated that subthreshold swing is significantly reduced by reducing the impact of fringe-induced barrier lowering by appropriate designing of the drain-side spacer. Short-channel effects, such as drain-induced barrier lowering (DIBL), are also greatly suppressed in it. Results of the investigation on the scaling properties of such devices are also reported.
Keywords :
elemental semiconductors; field effect transistors; silicon; Si; carrier tunneling; drain-side spacer; fringe-induced barrier lowering; gate electric-field; short-channel effects; silicon n-channel tunnel field-effect transistor; spacer-drain overlap dependence; subthreshold characteristics; vertical tunneling; Logic gates; OFF-state current (IOFF); ON-state current (ION); band-to-band tunneling (BTBT); drain-induced barrier lowering (DIBL); fringing-induced barrier lowering (FIBL); silicon TFET; subthreshold swing; tunnel field-effect transistor (TFET);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Electronics (ICEE), 2012 International Conference on
Conference_Location :
Mumbai
Print_ISBN :
978-1-4673-3135-7
Type :
conf
DOI :
10.1109/ICEmElec.2012.6636225
Filename :
6636225
Link To Document :
بازگشت