DocumentCode :
1623531
Title :
Congestion-aware task mapping in heterogeneous MPSoCs
Author :
Carvalho, Ewerson ; Moraes, Fernando
Author_Institution :
Pontificia Univ. Catolica do Rio Grande do Sul (FACIN-PUCRS), Porto Alegre
fYear :
2008
Firstpage :
1
Lastpage :
4
Abstract :
Multiprocessors systems-on-chip (MPSoCs) are a trend in VLSI design, since they minimize the design crisis represented by the gap between the silicon technology and the actual SoC design capacity. MPSoCs may employ NoCs to integrate several programmable processors, specialized memories, and other specific IPs in a scalable way. Besides communication infrastructure, another important issue in MPSoCs is task mapping. Dynamic task mapping is needed, since the number of tasks running in the MPSoC may exceed the available resources. Most works in literature present static mapping solutions, not appropriate for this scenario. This paper investigates the performance of mapping algorithms in NoC-based heterogeneous MPSoCs, targeting NoC congestion minimization. The use of the proposed congestion-aware heuristics reduces the NoC channel load, congestion, and packet latency.
Keywords :
VLSI; logic design; network-on-chip; NoC; VLSI design; congestion-aware task mapping; dynamic task mapping; heterogeneous MPSoC; multiprocessors systems-on-chip; Application software; Circuits; Cost function; Delay; Minimization methods; Multiprocessing systems; Network-on-a-chip; Silicon; System performance; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2008. SOC 2008. International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-2541-9
Electronic_ISBN :
978-1-4244-2542-6
Type :
conf
DOI :
10.1109/ISSOC.2008.4694878
Filename :
4694878
Link To Document :
بازگشت