DocumentCode :
1623785
Title :
CMOS stuck-open fault modeling, detection and simulation
Author :
Wu, David M. ; Hsieh, Edward P.
Author_Institution :
Dept. of Electr. Eng., Florida Inst. of Technol., Melbourne, FL, USA
fYear :
1989
Firstpage :
379
Abstract :
A fault-modeling technique which models all transistor defects without introducing more complexity compared to CMOS stuck-at fault is described. A new Boolean algebra is developed to generate CMOS stuck-open fault patterns. Using this algebra, it is possible to extend the existing stuck-at-fault test generator and simulate CMOS stuck-open fault with a comparable amount of CPU time. Two highly efficient CMOS stuck-open fault simulation techniques are described. The simulation time required in both techniques is comparable to that of stuck-at-fault simulation
Keywords :
Boolean algebra; CMOS integrated circuits; fault location; integrated logic circuits; logic testing; Boolean algebra; CMOS stuck-open fault modeling; CPU time; fault patterns; simulation time; transistor defects; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Delay; Electrical fault detection; Fault detection; Logic; Semiconductor device modeling; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100370
Filename :
100370
Link To Document :
بازگشت