Title :
A state based framework for efficient system-level power estimation of of costum reconfigurable cores
Author :
Ahmadinia, Ali ; Ahmad, Balal ; Arslan, Tughrul
Author_Institution :
Sch. of Eng. & Electron., Univ. of Edinburgh, Edinburgh
Abstract :
This paper presents a new system level power estimation methodology based on transaction level modeling for costum reconfigurable cores. The methodology can lead to significant improvement in trade-off between accuracy and efficiency of power estimation at system level. A SystemC based simulation environment is presented that allows rapid introduction of a power model into the executable specification of a sophisticated reconfigurable hardware design. The proposed environment allows efficient power estimation of custom reconfigurable cores through state based power modeling, leading to a viable solution for early power aware design. The simulator has been applied to SystemC module of a custom reconfigurable core for Viterbi decoding. Power figures have been compared with the results obtained by state of the art industrial tools.
Keywords :
Viterbi decoding; circuit simulation; hardware description languages; logic design; system-on-chip; SOC designs; SystemC based simulation; Viterbi decoding; custum reconfigurable cores; reconfigurable hardware design; system-level power estimation; Decoding; Energy consumption; Frequency; Hardware; Power dissipation; Power system modeling; State estimation; Switching circuits; System-on-a-chip; Viterbi algorithm;
Conference_Titel :
System-on-Chip, 2008. SOC 2008. International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-2541-9
Electronic_ISBN :
978-1-4244-2542-6
DOI :
10.1109/ISSOC.2008.4694889