DocumentCode :
1624365
Title :
KUAI-EXACT: a new approach for multi-valued logic minimization in VLSI synthesis
Author :
Perkowski, Marek A. ; Wu, Pan ; Pirkl, Keith A.
Author_Institution :
Dept. of Electr. Eng., Portland State Univ., OR, USA
fYear :
1989
Firstpage :
401
Abstract :
A new logic minimizer designed to generate the exact minimum solutions for multivalued input logic expressions is presented. The advantage of this minimizer is that it generates as few prime implicants as possible. A new algorithm is presented for directly generating essential prime implicants in a time close to that for generating a prime implicant by the ESPRESSO-MV expansion process. The authors discuss how to generate the secondary essential prime implicants in order to avoid setting up a covering table, and they present the corresponding algorithms for noncyclic functions. They also discuss the case in which a covering table should be created for obtaining an exact minimum solution and consider how to use the parallel processing techniques for the best speedup
Keywords :
VLSI; integrated logic circuits; logic design; many-valued logics; minimisation of switching nets; KUAI-EXACT; VLSI synthesis; covering table; input logic expressions; logic minimizer; multi-valued logic minimization; noncyclic functions; parallel processing techniques; prime implicants; Algorithm design and analysis; Circuits; Input variables; Logic design; Minimization; Multivalued logic; Parallel processing; Peak to average power ratio; Programmable logic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100375
Filename :
100375
Link To Document :
بازگشت