DocumentCode :
1624943
Title :
Optimized synthesis of dedicated controllers with concurrent checking capabilities
Author :
Leveugle, R. ; Saucier, G.
Author_Institution :
Inst. Nat. Polytech. de Grenoble/CSI, France
fYear :
1989
Firstpage :
355
Lastpage :
363
Abstract :
The authors present a novel synthesis method of dedicated controllers which aims at the detection of faults which cause errors in the state sequences. The state code flow is compacted through polynomial division. An implicit `justifying signature´ method is applied at the state code level and ensures identical signatures before each join node of the control flow graph. The signatures are then independent of the path followed previously in the graph, and the comparison with reference data is greatly facilitated. This property is obtained by a clever state assignment, nearly without area overhead. The controllers can therefore be checked by signature analysis, either by a built-in monitor or by an external checker. The software implementation of the synthesis tool is presented, and the hardware implementation of the concurrent checking is described
Keywords :
automatic test equipment; automatic testing; control system CAD; fault location; logic CAD; logic arrays; logic testing; optimisation; programmable controllers; state assignment; ATE; built-in monitor; concurrent checking; control flow graph; dedicated controllers; detection of faults; external checker; justifying signature; logic testing; optimised synthesis; polynomial division; signature analysis; state assignment; state code flow; Built-in self-test; Circuit testing; Control systems; Error correction; Fault detection; Fault tolerant systems; Flow graphs; Flowcharts; Hardware; Monitoring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1989. Proceedings. Meeting the Tests of Time., International
Conference_Location :
Washington, DC
Type :
conf
DOI :
10.1109/TEST.1989.82319
Filename :
82319
Link To Document :
بازگشت