DocumentCode :
1625140
Title :
Design and implementation of a shared memory switch fabric
Author :
Ejlali, M. ; Saidi, Hossein ; Montazeri, Mohammad Ali ; Ghiasian, A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Isfahan Univ. of Technol., Isfahan, Iran
fYear :
2012
Firstpage :
721
Lastpage :
727
Abstract :
Broadband networks satisfy the need to carry integrated traffic involving different types of information such as voice, video and data. Furthermore different services with multiple requirements need specific capabilities to be provided and guaranteed by broadband networks. The architecture of next generation networks has an important effect on changing the broadband networks and providing these capabilities. On the other hand, the architecture of broad band networks is highly affected by high speed switches. In fact, high speed switches are the target technology to achieve the required capabilities. The performance demands and changes in IC and VLSI technology have led to emergence of different types of switch architectures. This paper, proposes the architectural details of a scalable, high speed shared memory switch fabric which is operating at 20Gbps. The presented architecture is implemented using FPGA technology based on Xilinx´s Virtex 4 family. The design presents a scalable architecture by implementing dynamic address allocation and efficient internal timing management. In our proposed architecture, we also consider some of VLSI design issues to make it more appropriate for further chip designs.
Keywords :
VLSI; broadband networks; field programmable gate arrays; integrated circuit design; next generation networks; shared memory systems; switching networks; telecommunication traffic; FPGA technology; IC technology; VLSI design technology; Xilinx Virtex 4 family; bit rate 20 Gbit/s; broadband network; dynamic address allocation; high speed shared memory switch fabric; internal timing management; next generation network; traffic; Computer architecture; Fabrics; Field programmable gate arrays; Microprocessors; Ports (Computers); Random access memory; Switches; FPGA; interleaved memory banks; linklist; shared memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Telecommunications (IST), 2012 Sixth International Symposium on
Conference_Location :
Tehran
Print_ISBN :
978-1-4673-2072-6
Type :
conf
DOI :
10.1109/ISTEL.2012.6483080
Filename :
6483080
Link To Document :
بازگشت