DocumentCode :
1625348
Title :
DCT/IDCT processor design for HDTV applications
Author :
Madisetti, Avanindra ; Willson, Alan N., Jr.
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
fYear :
1995
Firstpage :
63
Lastpage :
66
Abstract :
Transform coders, in particular the discrete cosine transform (DCT), have been widely used in the implementation of low-rate codecs for video compression. The DCT has become an integral part of several standards such as MPEG, and CCITT Recommendations H. 261 and H.263. For real time implementation of the DCT at MPEG rates, general purpose DSPs have been proposed. However, with the imminent arrival of high definition television and the considerably higher sample rates (75 MHz sampling frequencies) and higher throughput requirements, processors specific to the DCT (ASICs) with highly parallel and/or pipelined architectures have been reported. The use of such processors can be justified only if they result in a cost effective implementation. We describe a simple but cost effective design of a combined DCT/IDCT processor. The implementation uses a parallel architecture that exploits the symmetry properties in the DCT/IDCT algorithm and requires only simple hardwired multipliers. Clocking at 100 MHz, the processor is capable of handling real-time HDTV signals. The core area of the processor has been minimized while keeping the I/O requirements simple. Finite wordlength and accuracy studies have been carried out to ensure that the resulting implementation conforms to existing standards (H.261)
Keywords :
digital signal processing chips; discrete cosine transforms; high definition television; inverse problems; parallel architectures; telecommunication standards; television standards; transform coding; video codecs; video coding; 100 MHz; 75 MHz; CCITT Recommendation H. 261; CCITT Recommendation H.263; DCT/IDCT algorithm; DCT/IDCT processor design; HDTV applications; MPEG; accuracy; cost effective design; discrete cosine transform; finite wordlength; general purpose DSP; hardwired multipliers; high definition television; low-rate codecs; parallel architecture; real-time HDTV signals; sampling frequencies; symmetry properties; throughput; transform coders; video compression; Codecs; Costs; Digital signal processing; Discrete cosine transforms; Discrete transforms; HDTV; Process design; TV; Transform coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems, and Electronics, 1995. ISSSE '95, Proceedings., 1995 URSI International Symposium on
Conference_Location :
San Francisco
Print_ISBN :
0-7803-2516-8
Type :
conf
DOI :
10.1109/ISSSE.1995.497935
Filename :
497935
Link To Document :
بازگشت