DocumentCode :
1625862
Title :
Positioning test-benches and test-programs in interaction-oriented system-on-chip verification
Author :
Xu, Xiaoxi ; Lim, Cheng-Chew ; Liebelt, Michael
Author_Institution :
Sch. of Electr. & Electron. Eng., Univ. of Adelaide, Adelaide, SA
fYear :
2008
Firstpage :
3
Lastpage :
10
Abstract :
In simulation-based system-on-chip (SoC) verification, in addition to the testbench (TB) - the basic facility for stimulation and observation, software native to the SoC also plays a part in interacting with the SoC. This software is referred to as the test-program (TP). However, the relationship between the TB, the TP and the SoC is not always intuitive and can cause conceptual confusion. This paper discusses this confusion and shows how to address it by positioning the TB and the TP naturally in the verification framework.
Keywords :
system-on-chip; SoC; interaction-oriented system-on-chip verification; test-programs; testbench; Australia; Automatic testing; Computer bugs; Concurrent computing; Electronic equipment testing; Hardware; Software testing; System testing; System-on-a-chip; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Level Design Validation and Test Workshop, 2008. HLDVT '08. IEEE International
Conference_Location :
Incline Village, NV
ISSN :
1552-6674
Print_ISBN :
978-1-4244-2922-6
Type :
conf
DOI :
10.1109/HLDVT.2008.4695865
Filename :
4695865
Link To Document :
بازگشت