DocumentCode :
1625922
Title :
Delay models for timing simulation of CMOS/BiCMOS/BiNMOS mixed digital circuits
Author :
Embabi, S.H.K. ; Damodaran, R.
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
fYear :
1993
Firstpage :
106
Lastpage :
109
Abstract :
The authors report on delay models for three basic structures, CMOS, BiCMOS and BiNMOS inverters. The models account for input slope. They also account for the various second order effects such as short channel effects in MOS transistors, high current effects in BJTs, and the device parasitics of MOS and BJT transistors. The error between the delay models and SPICE is for most cases within 5%. The models have been implemented within a simulator used to estimate the propagation delay of a chain of mixed CMOS/BiCMOS/BiNMOS inverters. The error between the delays estimated by the simulator is two orders of magnitude faster than SPICE
Keywords :
logic gates; BiCMOS; BiNMOS; CMOS; SPICE; delay models; device parasitics; error; high current effects; input slope; inverters; mixed digital circuits; propagation delay; second order effects; short channel effects; timing simulation; Pulse inverters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Bipolar/BiCOMS Circuits and Technology Meeting, 1993., Proceedings of the 1993
Conference_Location :
Minneapolis, MN
Print_ISBN :
0-7803-1316-X
Type :
conf
DOI :
10.1109/BIPOL.1993.617478
Filename :
617478
Link To Document :
بازگشت