DocumentCode :
1626606
Title :
Automating defects simulation and fault modeling for SRAMs
Author :
Di Carlo, Stefano ; Prinetto, Paolo ; Scionti, Alberto ; AL-Ars, Zaid
Author_Institution :
Control & Comput. Eng. Dept., Politec. di Torino, Torino
fYear :
2008
Firstpage :
169
Lastpage :
176
Abstract :
The continues improvement in manufacturing process density for very deep sub micron technologies constantly leads to new classes of defects in memory devices. Exploring the effect of fabrication defects in future technologies, and identifying new classes of realistic functional fault models with their corresponding test sequences, is a time consuming task up to now mainly performed by hand. This paper proposes a new approach to automate this procedure. The proposed method exploits the capabilities of evolutionary algorithms to automatically identify faulty behaviors into defective memories and to define the corresponding fault models and relevant test sequences. Target defects are modeled at the electrical level in order to optimize the results to the specific technology and memory architecture.
Keywords :
SRAM chips; evolutionary computation; SRAM; defect simulation; evolutionary algorithm; fault modeling; Automatic testing; Economic forecasting; Electronics industry; Fabrication; Failure analysis; Fault diagnosis; Manufacturing processes; Memory architecture; Optimized production technology; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Level Design Validation and Test Workshop, 2008. HLDVT '08. IEEE International
Conference_Location :
Incline Village, NV
ISSN :
1552-6674
Print_ISBN :
978-1-4244-2922-6
Type :
conf
DOI :
10.1109/HLDVT.2008.4695898
Filename :
4695898
Link To Document :
بازگشت