Title :
Partial SOI power LDMOS with a variable low-k dielectric buried layer and a buried p-layer
Author :
Luo, Xiaorong ; Wang, Yuangang ; Yao, Guoliang ; Lei, Lianfei ; Zhang, Bo ; Li, Zhaoji
Author_Institution :
State key Lab. of Electron. Thin Films & Integrated devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Abstract :
A high voltage LDMOS on partial silicon-on-insulator (PSOI) with a variable low-k (relative permittivity) dielectric buried layer (VLKD) and a buried p-layer (BP) is proposed (VLKD BPSOI). In the vertical direction, the low k value enhances the electric field strength in the buried dielectric (EI) and the Si window makes the substrate share the voltage drop, which leads to a high vertical breakdown voltage (BV). In the lateral direction, three interface field peaks are introduced by the BP, Si window and the VLKD, which modulates the fields in the top Si layer, VLKD layer and the substrate. A high BV is therefore obtained. Furthermore, the BP reduces the special on-resistance (Ron) and the Si window alleviates the self-heating effect (SHE). Compared with the conventional PSOI, BV of VLKD BPSOI is enhanced by 43.5% and Ron is decreased by 26.5%.
Keywords :
MOS integrated circuits; dielectric materials; electric breakdown; permittivity; silicon-on-insulator; PSOI; VLKD; breakdown voltage; buried p-layer; partial SOI power LDMOS; partial silicon-on-insulator; relative permittivity; self-heating effect; variable low-k dielectric buried layer; Breakdown voltage; Dielectrics; Electric breakdown; Electric fields; Silicon; Silicon on insulator technology; Substrates;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
DOI :
10.1109/ICSICT.2010.5667278