Title :
Power optimization for VLSI circuits and systems
Author :
Zhao, Peiyi ; Wang, Zhongfeng ; Hang, Guoqiang
Author_Institution :
Integrated Circuit Design & Embedded Syst. Lab., Chapman Univ., Orange, CA, USA
Abstract :
Low power design can be exploited at various levels, e.g., system level, architecture level, circuit level, and device level. This paper gives a brief overview of low power design principals, then focuses discussion on circuit level methods specifically state-of-the-art low power design techniques of clocking systems. Finally we discuss low power optimization techniques at system and architecture level.
Keywords :
VLSI; circuit optimisation; integrated circuit design; low-power electronics; power integrated circuits; VLSI circuits; VLSI systems; low power design; power optimization; Clocks; Flip-flops; Optimization; Power demand; Switches; Transistors; Very large scale integration; VLSI; clocking system; flip-flop; low power;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
DOI :
10.1109/ICSICT.2010.5667299