Title :
FAST: A framework of accurate SER-estimation at transistor-level for logic circuits
Author :
Sun, Yan ; Song, Chao ; Zhao, Yali ; Zhang, Minxuan
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
Abstract :
With the development of VLSI technology, logic circuits are becoming more and more vulnerable to soft errors due to particle hits. In order to guide reliable logic circuit design, it is important to develop efficient tools for soft error rate estimation. In this paper, we present a framework FAST for accurate SER estimation in logic circuits. FAST models detailed behaviors of transient pulses in logic circuits at three phases, including SET generation, propagation and capture. Furthermore, FAST uses an accurate transistor-level linear model for estimating the possibility of transient pulse generation. Experimental results indicate that the proposed framework achieves good accuracy compared to the SPICE simulation, while it comes to a higher efficiency than electrical level simulation.
Keywords :
SPICE; error statistics; logic circuits; SPICE simulation; VLSI technology; electrical level simulation; reliable logic circuit design; soft error rate estimation; transient pulse generation; transistor level linear model; Estimation; Integrated circuit modeling; Logic circuits; Logic gates; SPICE; Transient analysis; Very large scale integration;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
DOI :
10.1109/ICSICT.2010.5667312