DocumentCode :
1629204
Title :
Algorithms and architectures for concurrent Viterbi decoding
Author :
Lin, Horng-Dar ; Messerschmitt, David G.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1989
Firstpage :
836
Abstract :
The sequential nature of the Vitterbi algorithm places an inherent upper limit on the decoding throughput of the algorithm in a given integrated circuit technology and thereby restricts its applications. Three methods of generating inherently unlimited concurrency in Viterbi decoding, for both controllable and uncontrollable shift register processes and Markov processes, are described. Concurrent decoders using these methods can apply high-throughput architectures with an overhead of pipeline latches or parallel hardware. A feasible method for bypassing the hardware limit is also proposed for decoding at an arbitrarily high as well as variable throughput. The proposed methods make real-time Viterbi decoding in the gigabit-per-second range feasible for convolutional and trellis codes
Keywords :
decoding; Markov processes; concurrent Viterbi decoding; convolutional codes; decoding throughput; integrated circuit technology; parallel hardware; pipeline latches; shift register; trellis codes; Concurrent computing; Convolutional codes; Decoding; Hardware; Integrated circuit technology; Markov processes; Pipelines; Shift registers; Throughput; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 1989. ICC '89, BOSTONICC/89. Conference record. 'World Prosperity Through Communications', IEEE International Conference on
Conference_Location :
Boston, MA
Type :
conf
DOI :
10.1109/ICC.1989.49807
Filename :
49807
Link To Document :
بازگشت