DocumentCode :
1630206
Title :
An efficient bit reduction binary multiplication algorithm using vedic methods
Author :
Paramasivam, M.E. ; Sabeenian, R.S.
Author_Institution :
Adv. Res. Centre, Sona Coll. of Technol., Salem, India
fYear :
2010
Firstpage :
25
Lastpage :
28
Abstract :
An efficient technique for multiplying two binary numbers using limited power and time is presented in this paper. The work mainly focuses on speed of the multiplication operation of multipliers, by reducing the number of bits to be multiplied. The framework of the proposed algorithm is taken from Mathematical algorithms given in Vedas and is further optimized by use of some general arithmetic operations such as expansion and bit-shifting. The proposed algorithm was modeled using Verilog, a hardware description language. It was found that under a given 3.3 V supply voltage, the designed 4 bit multiplier dissipates a power of 47.35 mW. The propagation time of the proposed architecture was found to 6.63 ns.
Keywords :
hardware description languages; multiplying circuits; Vedic method; Verilog; arithmetic operation; bit reduction binary multiplication algorithm; hardware description language; power 47.35 mW; time 6.63 ns; voltage 3.3 V; word length 4 bit; Arithmetic; Clocks; Delay; Educational institutions; Hardware design languages; Logic gates; Magnetic heads; Mathematics; Very large scale integration; Voltage; Multipliers; Vedic Mathematics; binary multiplication; bit reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advance Computing Conference (IACC), 2010 IEEE 2nd International
Conference_Location :
Patiala
Print_ISBN :
978-1-4244-4790-9
Electronic_ISBN :
978-1-4244-4791-6
Type :
conf
DOI :
10.1109/IADCC.2010.5423043
Filename :
5423043
Link To Document :
بازگشت