DocumentCode :
1630317
Title :
Minimizing matching network loss in output harmonic matched power amplifiers using harmonic load-pull measurement
Author :
Ebrahimi, M.M. ; Helaoui, M. ; Ghannouchi, F.M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Calgary, Calgary, AB, Canada
fYear :
2012
Firstpage :
61
Lastpage :
64
Abstract :
This paper proposes a harmonic matching network with minimum loss based on precise harmonic load pull measurement to enhance the efficiency and gain for harmonic matched power amplifiers. In this method, the number of stubs for harmonic matching network was reduced in order to minimize the loss and increase the efficiency. A power amplifier with a GaN transistor at 2.45 GHz frequency was designed to test and validate the approach. The fabricated power amplifier showed an improvement of around 0.2 dB in the loss of the output matching network, which corresponds to an improvement of more than 3% in the power amplifier efficiency compared to a conventional harmonic matching network. This new matching topology allowed reaching 72.9% drain efficiency and 14.46 dB gain.
Keywords :
harmonic analysis; power amplifiers; harmonic load pull measurement; harmonic matched power amplifiers; harmonic matching network; matching network loss; matching topology; output matching network; power amplifier efficiency; stubs; transistor; Harmonic analysis; Loss measurement; Power amplifiers; Power generation; Power system harmonics; Transistors; Transmission line measurements; Harmonic matching; efficiency; harmonic load-pull measurement; power amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Amplifiers for Wireless and Radio Applications (PAWR), 2012 IEEE Topical Conference on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4577-1119-0
Type :
conf
DOI :
10.1109/PAWR.2012.6174932
Filename :
6174932
Link To Document :
بازگشت