Title :
A low-error statistical fixed-width multiplier and its applications
Author :
Chen, Yuan-Ho ; Lu, Chih-Wen ; Chiang, Hsin-Chen ; Chang, Tsin-Yuan ; Hsia, Chin
Author_Institution :
Dept. of Eng. & Syst. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
In this paper, an error compensation method for fixed-width two´s-complement multipliers is proposed. According to the statistical analysis for the truncation term, a general form for different word length compensation circuit is made up. For example, the proposed 8×8 fixed-width multiplier achieves 15.65% accuracy compared with direct-truncation multiplier. Also, the proposed multiplier has 41% savings compared with post-truncation multiplier when it is implemented in a 0.18-μm process. As the proposed multipliers applying to discrete cosine transform (DCT) design to demonstrate the system performance, the results show the proposed core can save 15% area with 9.2 dB peak signal-to-noise ratio (PSNR) penalty. Therefore, the proposed multiplier has a low hardware cost achieving high accuracy designs.
Keywords :
discrete cosine transforms; error analysis; multiplying circuits; signal processing equipment; statistical analysis; DCT design; PSNR; direct-truncation multiplier; discrete cosine transform design; error compensation method; fixed-width two-complement multipliers; hardware cost; low-error statistical fixed-width multiplier; peak signal-to-noise ratio; post-truncation multiplier; statistical analysis; truncation term; word length compensation circuit; Accuracy; Combinational circuits; Digital signal processing; Discrete cosine transforms; Error compensation; PSNR; Reactive power; Fixed-width; Low-error; Statistical compensation; Two´s-complement Multipliers;
Conference_Titel :
Instrumentation & Measurement, Sensor Network and Automation (IMSNA), 2012 International Symposium on
Conference_Location :
Sanya
Print_ISBN :
978-1-4673-2465-6
DOI :
10.1109/MSNA.2012.6324512