DocumentCode :
1632004
Title :
The Sharp LH543620 1024/spl times/36 synchronous FIFO: a customer-defined product
Author :
Hastings, Chuck
Author_Institution :
Sharp Microelectron. Technol. Inc., Carnas, WA, USA
fYear :
1994
Firstpage :
600
Lastpage :
606
Abstract :
The architecture for the new Sharp LH543620 1024/spl times/36 unidirectional synchronous FIFO was defined after extensive consultation with knowledgeable 36 bit FIFO customers. It includes many customer-proposed features, as well as capabilities which evolved from those of earlier FIFOs. It can perform many of the desired operations which ordinarily are done on full-wordwidth 36/32-bit data words in datapaths outside of processors. Thus, this FIFO often can eliminate needing gate arrays in datapaths, for performing these operations. The LH543620 is a fast 1024/spl times/36 synchronous unidirectional FIFO. It can connect to a 36 bit, 18 bit, or 9 bit data bus at either its input port or its output port. All flags may be made to operate synchronously, although asynchronous operation may be selected for the three "middle" flags if desired. 36 bit words may have the order of their bytes reversed as they pass through the FIFO; also, byte parity may be generated and checked for them.
Keywords :
integrated memory circuits; memory architecture; 36864 bit; Sharp LH543620; synchronous FIFO; unidirectional FIFO; Manufacturing; Microelectronics; Microprocessors; Performance evaluation; Silicon; Substrates; Synchronous generators; Telephony; Tellurium; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southcon/94. Conference Record
Conference_Location :
Orlando, FL, USA
Print_ISBN :
0-7803-9988-9
Type :
conf
DOI :
10.1109/SOUTHC.1994.498173
Filename :
498173
Link To Document :
بازگشت